日本高清不卡中文字幕-一起草草视频在线观看-亚洲精品一区二区三区色-国产亚洲精品免费视频

你好!歡迎來到深圳市穎特新科技有限公司!
語言
當(dāng)前位置:首頁 >> Winbond/華邦 >> 利基型動態(tài)隨機(jī)存取內(nèi)存 >> DDR3 SDRAM >> 華邦 W6351G6KB

華邦 W6351G6KB

W6351G6KB

Density32Mbitx16Status
Vcc1.5V±0.075VFrequency667 / 800 MHz
PackageTemperature RangeC-temp, I-temp
Feature ListThe W6351G6KB is a 512M bits DDR3 SDRAM and speed involving -12 and -15


產(chǎn)品特點
Double Data Rate architecture: two data transfers per clock cycle
Eight internal banks for concurrent operation
8 bit prefetch architecture
CAS Latency: 6, 8, 9, 10 and 11
Burst length 8 (BL8) and burst chop 4 (BC4) modes: fixed via mode register (MRS) or selectable On-The-Fly (OTF)
Programmable read burst ordering: interleaved or nibble sequential
Bi-directional, differential data strobes (DQS and DQS#) are transmitted / received with data
Edge-aligned with read data and center-aligned with write data
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CK and CK#)
Commands entered on each positive CK edge, data and data mask are referenced to both edges of a differential data strobe pair (double data rate)
Posted CAS with programmable additive latency (AL = 0, CL - 1 and CL - 2) for improved command, address and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Auto-precharge operation for read and write bursts
Refresh, Self-Refresh, Auto Self-refresh (ASR) and Partial array self refresh (PASR)
Precharged Power Down and Active Power Down
Data masks (DM) for write data
Programmable CAS Write Latency (CWL) per operating frequency
Write Latency WL = AL + CWL
Multi purpose register (MPR) for readout a predefined system timing calibration bit sequence
System level timing calibration support via write leveling and MPR read pattern
ZQ Calibration for output driver and ODT using external reference resistor to ground
Asynchronous RESET# pin for Power-up initialization sequence and reset function
Programmable on-die termination (ODT) for data, data mask and differential strobe pairs
Dynamic ODT mode for improved signal integrity and preselectable termination impedances during writes
2K Byte page size
Interface: SSTL_15
Package TFBGA 96

編輯:admin  最后修改時間:2018-05-30   瀏覽:17

上一篇:
下一篇:華邦 W631GU8MB
聯(lián)系方式

0755-82591179

傳真:0755-82591176

郵箱:vicky@yingtexin.net

地址:深圳市龍華區(qū)民治街道民治大道973萬眾潤豐創(chuàng)業(yè)園A棟2樓A08

Copyright © 2014-2023 穎特新科技有限公司 All Rights Reserved.  粵ICP備14043402號-4

富裕县| 东至县| 灌阳县| 泉州市| 开远市| 广宗县| 博客| 佳木斯市| 台东县| 蒲江县| 个旧市| 师宗县| 屏山县| 株洲市| 宁南县| 湖北省| 太康县| 怀宁县| 呼和浩特市| 宜君县| 广宁县| 黄骅市| 泽州县| 衡阳市| 介休市| 大余县| 石渠县| 怀来县| 庆元县| 漯河市| 马山县| 黔西县| 托里县| 永康市| 洛阳市| 黄梅县| 通城县| 景德镇市| 曲靖市| 天柱县| 连州市|